Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 DPD 25.99 Paczkomat 13.99 ORLEN Paczka 10.99 Poczta Polska 18.99

Design for Manufacturability and Yield for Nano-Scale CMOS

Język AngielskiAngielski
Książka Twarda
Książka Design for Manufacturability and Yield for Nano-Scale CMOS Charles C. Chiang
Kod Libristo: 01416892
Wydawnictwo Springer-Verlag New York Inc., styczeń 2007
As we approach the 32 nm CMOS technology node the design and manufacturing communities are dealing w... Cały opis
? points 304 b
519.57
Dostępna u dostawcy w małych ilościach Wysyłamy za 10-14 dni

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


Treating Trauma-Related Dissociation Kathy Steele / Twarda
common.buy 269.56
První list Tesalonickým Mireia Ryšková / Miękka
common.buy 17.45
Dolný Zemplín / Mapa
common.buy 19.15
Fallen Gods Michael A. Martin / Miękka
common.buy 45.14
Da H LEONARD / Miękka
common.buy 71.62
Achieving Your PTLLS Award L Mary Francis / Miękka
common.buy 160.71

As we approach the 32 nm CMOS technology node the design and manufacturing communities are dealing with a lithography system that has to print circuit artifacts that are significantly less than half the wavelength of the light source used, with new materials, with tighter pitches, and higher aspect ratio metallurgies. This reality has resulted in three main manufacturability issues that have to be addressed: printability, planarization, and intra-die variability. Addressing in depth the fundamentals impacting those three issues at all the stages of the design process is not a luxury one can ignore. Manufacturability and yield are now one and the same and are no longer a fabrication, packaging, and test concerns; they are the concern of the whole IC community. Yield and manufacturability have to be designed in, and they are everybody s responsibility.§Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a design s manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo