Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 DPD 25.99 Paczkomat 13.99 ORLEN Paczka 10.99 Poczta Polska 18.99

High-Speed Clock Network Design

Język AngielskiAngielski
Książka Miękka
Książka High-Speed Clock Network Design Qing K. Zhu
Kod Libristo: 01423639
Wydawnictwo Springer, Berlin, listopad 2009
High-Speed Clock Network Design is a collection of design concepts, techniques and research works fr... Cały opis
? points 464 b
788.81
Dostępna u dostawcy Wysyłamy za 6-8 dni

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


Garfieldova show č.1 Jim Davis / Twarda
common.buy 25.81
Der Gärtner und das schöne Biest Reinhard Rosenau / Miękka
common.buy 30.70
Reducing the Risks for Substance Abuse Raymond P. Daugherty / Miękka
common.buy 261.63
Finanzierung durch die Weltbank. Matthias Mosler / Miękka
common.buy 222.05
24er Pekingform Taijiquan by Stefan Wahle Stefan Wahle / Miękka
common.buy 69.79
Kreditrisikotransfer - Fluch oder Segen? Raphael Klein / Miękka
common.buy 232.62
Geotechnical Modelling David Muir Wood / Miękka
common.buy 368.52
Zwange abschalten mit Quantenenergie Wolfgang Zimmer / Miękka
common.buy 50.44

High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters as follows. Chapter 1 provides an overview to the design of clock networks. Chapter 2 specifies the timing requirements in digital design. Chapter 3 shows the circuits of sequential elements including latches and flip-flops. Chapter 4 describes the domino circuits, which need special clock signals. Chapter 5 discusses the phase-locked loop (PLL) and delay-locked loop (DLL), which provide the clock generation and de-skewing for the on-chip clock distribution. Chapter 6 summarizes the clock distribution techniques published in the state-of-the-art microprocessor chips. Chapter 7 describes the CAD flow on the clock network simulation. Chapter 8 gives the research work on low-voltage swing clock distribution. Chapter 9 explores the possibility of placing the global clock tree on the package layers. Chapter 10 shows the algorithms of balanced clock routing and wire sizing for the skew minimization. Chapter 11 shows a commercial CAD tool that deals with clock tree synthesis in the ASIC design flow. The glossary is attached at the end of this book. The clock network design is still a challenging task in most high-speed VLSI chips, since the clock frequency and power consumption requirements are increasingly difficult to meet for multiple clock networks on the chip. Many research works and industry examples will be shown in this area to continually improve the clock distribution networks for future high-performance chips.

Podaruj tę książkę jeszcze dziś
To łatwe
1 Dodaj książkę do koszyka i wybierz „dostarczyć jako prezent” 2 W odpowiedzi wyślemy Ci bon 3 Książka dotrze na adres obdarowanego

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo