Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 DPD 25.99 Paczkomat 13.99 ORLEN Paczka 10.99 Poczta Polska 18.99

Memory Architecture Exploration for Programmable Embedded Systems

Język AngielskiAngielski
Książka Twarda
Książka Memory Architecture Exploration for Programmable Embedded Systems Peter Grun
Kod Libristo: 02106663
Wydawnictwo Springer, Berlin, listopad 2001
Continuing advances in chip technology, such as the ability to place more transistors on the same di... Cały opis
? points 304 b
519.18
Dostępna u dostawcy w małych ilościach Wysyłamy za 13-16 dni

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


TOP
El juego del ángel Carlos Ruiz Zafón / Miękka
common.buy 51.45
Šternberk Rostislav Vojkovský / Miękka
common.buy 14.03
Courage to Try C.A. Popovich / Miękka
common.buy 64.39
Darwins Diaries Vol.1: the Eye of the Celts Sylvain Runberg / Miękka
common.buy 53.85
Hawaiian Affair CHANEL SMITH / Miękka
common.buy 70.10
Cancionero popular gallego II J. PEREZ BALLESTEROS / binding.
common.buy 14.13
traumenden Briefe Gunther Junge / Miękka
common.buy 81.54
Usability Markus Beier / Miękka
common.buy 137.61
Malouf Slipcase Greg Malouf / Miękka
common.buy 241.83
RIVERSTON, VOLUME 1 GEORGIANA MAR CRAIK / Twarda
common.buy 145.84

Continuing advances in chip technology, such as the ability to place more transistors on the same die (together with increased operating speeds) have opened new opportunities in embedded applications, breaking new ground in the domains of communication, multimedia, networking and entertainment. New consumer products, together with increased time-to-market pressures have created the need for rapid exploration tools to evaluate candidate architectures for System-on-Chip (SoC) solutions. Such tools will facilitate the introduction of new products customized for the market and reduce the time-to-market for such products. While the cost of embedded systems was traditionally dominated by the circuit production costs, the burden has continuously shifted towards the design process, requiring a better design process, and faster turn-around time. In the context of programmable embedded systems, designers critically need the ability to explore rapidly the mapping of target applications to the complete system. Moreover, in today's embedded applications, memory represents a major bottleneck in terms of power, performance, and cost. In particular, Memory Architecture Exploration for Programmable Embedded Systems addresses efficient exploration of alternative memory architectures, assisted by a "compiler-in-the-loop" that allows effective matching of the target application to the processor-memory architecture. This new approach for memory architecture exploration replaces the traditional black-box view of the memory system and allows for aggressive co-optimization of the programmable processor together with a customized memory system. The book concludes with a set of experiments demonstrating the utility of this exploration approach. The authors perform architecture and compiler exploration for a set of large, real-life benchmarks, uncovering promising memory configurations from different perspectives, such as cost, performance and power. Moreover, the authors compare the Design Space Exploration heuristic with a brute force full simulation of the design space, to verify that the heuristic successfully follows a true pareto-like curve. Such an early exploration methodology can be used directly by design architects to quickly evaluate different design alternatives, and make confident design decisions based on quantitative figures. Memory Architecture Exploration for Programmable Embedded Systems is designed for different groups in the embedded systems-on-chip arena. First, the book is designed for researchers and graduate students interested in memory architecture exploration in the context of compiler-in-the-loop exploration for programmable embedded systems-on-chip. Second, the book is intended for embedded system designers who are interested in an early exploration methodology, where they can rapidly evaluate different design alternatives, and customize the architecture using system-level IP blocks, such as processor cores and memories. Third, the book can be used by CAD developers who wish to migrate from a hardware synthesis target to embedded systems containing processor cores and significant software components. CAD tool developers will be able to review basic concepts in memory architectures with relation to automatic compiler/simulator software toolkit retargeting. Finally, since the book presents a methodology for exploring and optimizing the memory configuration for embedded systems, it is intended for managers and system designers who may be interested in the emerging embedded system design methodologies for memory-intensive applications.

Podaruj tę książkę jeszcze dziś
To łatwe
1 Dodaj książkę do koszyka i wybierz „dostarczyć jako prezent” 2 W odpowiedzi wyślemy Ci bon 3 Książka dotrze na adres obdarowanego

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo