Darmowa dostawa z usługą Inpost oraz Orlen od 299.00 zł
InPost 13.99 DPD 25.99 Paczkomat 13.99 ORLEN Paczka 10.99 Poczta Polska 18.99

Test Resource Partitioning for System-on-a-Chip

Język AngielskiAngielski
Książka Twarda
Książka Test Resource Partitioning for System-on-a-Chip Vikram Iyengar
Kod Libristo: 01417773
Wydawnictwo Springer-Verlag New York Inc., czerwiec 2002
Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization... Cały opis
? points 304 b
516.10
Dostępna u dostawcy w małych ilościach Wysyłamy za 13-16 dni

30 dni na zwrot towaru


Mogłoby Cię także zainteresować


Professor and the Madman Simon Winchester / Miękka
common.buy 97.51
Inter-Municipal Cooperation in Europe Rudie Hulst / Twarda
common.buy 516.10
Maid-sama. Bd.8 Hiro Fujiwara / Miękka
common.buy 29.90
Katy Perry Molly Aloian / Miękka
common.buy 44.86
Profesor Con Recursos / Miękka
common.buy 125.73
Kleine Geschichten aus Curacao Ulrike Verheugen / Miękka
common.buy 87.54
Moral und Sanktion Eva Buddeberg / Miękka
common.buy 214.07
Materiales Verfassungsverständnis Norbert Wimmer / Miękka
common.buy 136.30

Test Resource Partitioning for System-on-a-Chip is about test resource partitioning and optimization techniques for plug-and-play system-on-a-chip (SOC) test automation. Plug-and-play refers to the paradigm in which core-to-core interfaces as well as core-to-SOC logic interfaces are standardized, such that cores can be easily plugged into "virtual sockets" on the SOC design, and core tests can be plugged into the SOC during test without substantial effort on the part of the system integrator. The goal of the book is to position test resource partitioning in the context of SOC test automation, as well as to generate interest and motivate research on this important topic.§SOC integrated circuits composed of embedded cores are now commonplace. Nevertheless, There remain several roadblocks to rapid and efficient system integration. Test development is seen as a major bottleneck in SOC design, and test challenges are a major contributor to the widening gap between design capability and manufacturing capacity. Testing SOCs is especially challenging in the absence of standardized test structures, test automation tools, and test protocols.§Test Resource Partitioning for System-on-a-Chip responds to a pressing need for a structured methodology for SOC test automation. It presents new techniques for the partitioning and optimization of the three major SOC test resources: test hardware, testing time and test data volume.§Test Resource Partitioning for System-on-a-Chip paves the way for a powerful integrated framework to automate the test flow for a large number of cores in an SOC in a plug-and-play fashion. The framework presented allows the system integrator to reduce test cost and meet short time-to-market requirements.

Logowanie

Zaloguj się do swojego konta. Nie masz jeszcze konta Libristo? Utwórz je teraz!

 
obowiązkowe
obowiązkowe

Nie masz konta? Zyskaj korzyści konta Libristo!

Dzięki kontu Libristo będziesz mieć wszystko pod kontrolą.

Utwórz konto Libristo